| TED (10)-3066 | Reg. No. | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (REVISION—2010) | Signature | | | Mary and the second sec | ## THIRD SEMESTER DIPLOMA EXAMINATION IN ENGINEERING/ TECHNOLOGY—OCTOBER, 2014 #### DIGITAL COMPUTER PRINCIPLES (Common to IF, CM and CT) [Time: 3 hours (Maximum marks: 100) # PART—A (Maximum marks: 10) Marks - I Answer the following questions in one or two sentences. Each question carries 2 marks. - 1. Define parity bit. - Define positive and negative logic. - 3. What is encoder? - 4. Define fan-out. - 5. Write any two applications of flip flops. $(5 \times 2 = 10)$ ### PART-B (Maximum marks: 30) - II Answer any five of the following questions. Each question carries 6 marks. - Explain alpha numeric codes. - 2. Draw the truth table and logic symbol of NAND and NOR logic gates. - 3. Prove that AB + BC + B'C = AB + C. - 4. Explain the features of CMOS logic family. - Design and implement a full adder circuit. - 6. Explain the working of a D flip flop with truth table and logic diagram. - 7. Differentiate between synchronous and asynchronous counters. $(5 \times 6 = 30)$ [186] ## PART-C ## (Maximum marks: 60) (Answer one full question from each unit. Each full question carries 15 marks.) ### Unit—I | III | (a) Convert the following numbers into decimal number system: | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | | (i) 1A2 <sub>16</sub> (iii) 110110 <sub>2</sub> | | | | (ii) 2CA <sub>16</sub> (iv) 1110001 <sub>2</sub> | 8 | | | (b) Explain the features of octal number system. How it is converted into decimal<br>and binary. | 7 | | | OR | | | IV | (a) Design EX-OR gate using NAND gate with truth table and circuit diagram. | 8 | | | (b) Explain hamming code with an example. | 7 | | | Unit—II | | | V | (a) State and explain the basic theorems in Boolean algebra. | 8 | | | (b) Differentiate TTL and CMOS logic family. | 7 | | | OR OR | | | VI | (a) Simplify using Karnaugh Map $\Sigma m$ (5, 6, 7, 9, 10, 11, 13, 14, 15). | 8 | | | (b) Explain TTL inverter circuit. | 7 | | | Unit—III | | | VII | (a) Explain the working of a serial adder with neat diagram. | 8 | | | (b) Design a BCD to 7-segment code converter. | 7 | | | OR | | | /III | (a) Design a 4-bit binary to gray code converter. | 8 | | | (b) Explain the working of a 4 to 1 multiplexer with diagram. | 7 | | | UNIT—IV | | | IX | | | | IA | With truth table and logic diagram explain the working of a JK flipflop. | 15 | | 1 | OR the sould have been sent to | | | X | (a) Explain the working of serial in serial out shift register. | 10 | | 1 | (b) What are up/down counters? | 5 | | 400 | | |